

**Datasheet** 

#### Single channel high-side switches



#### **Features**

- 8 V to 60 V operating voltage range
- Minimum output current limitation: 0.7A (IPS161HF) or 2.5A (IPS160HF)
- · Short propagation delay at start-up
- · Fast demagnetization of inductive load
- Non-dissipative short-circuit protection (cut-off)
- · Programmable cut-off delay time using external capacitor
- · Ground disconnection protection
- V<sub>CC</sub> disconnection protection
- Thermal shutdown protection
- Undervoltage lock-out
- Diagnostic signalization for: open load in off-state, cut-off and junction thermal shutdown
- Designed to meet IEC 61131-2
- PowerSSO12 package

#### **Applications**

- Programmable logic control
- Industrial PC peripheral input/output
- Numerical control machines
- Domotics
- · General power supply switch

# Product status IPS160HF IPS161HF

# SUSTAINABLE TECHNOLOGY

# Product summary Order code IPS160HF IPS160HFTR IPS161HF IPS161HFTR Package PowerSSO12 Packing Tube Tape and reel

#### **Description**

The IPS160HF (lout = 2.4A) and IPS161HF (lout = 0.6A) are monolithic devices which can drive capacitive, resistive or inductive loads with one side connected to ground.

The 60 V operating range and Ron =  $60 \text{ m}\Omega$ , combined with the extended diagnostic (Open Load, Over Load, Overtemperature) and the < 60 us propagation delay time at startup (enabling Class 3 for interface types C and D), make the IC suitable for applications implementing the proper architectures to address higher SIL levels.

The built-in overload and thermal shutdown protections guarantee the ICs, the application and the load against electrical and thermal overstress. Furthermore, in order to minimize the power dissipation when the output is shorted, a low-dissipative short-circuit protection (cut-off) is implemented to limit the output average current value and consequent device overheating. Cut-off delay time can be set by soldering an external capacitor or disabled by a resistor on pin 4 (CoD).

The DIAG common diagnostic open drain pin reports the open load in off-state, cut-off (overload) and thermal shutdown.

GIPG1702151307LM



# 1 Block diagram

Undervoltage detection

Vcc clamp

Output clamp

Output clamp

Open load in off-state

Junction
Overtemperature

GND

Figure 1. Block diagram

DS13271 - Rev 3 page 2/27



#### 2 Pin description

Figure 2. Pin connection (top view)



**Table 1. Pin configuration** 

| Number       | Name | Function                                                                                                                                                                                                                       | Type              |
|--------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| 1, 12, TAB   | VCC  | Device supply voltage                                                                                                                                                                                                          | Supply            |
| 2            | IN   | Channel input                                                                                                                                                                                                                  | Input             |
| 3            | DIAG | Common diagnostic pin for thermal shutdown, cut-off and open load                                                                                                                                                              | Output open drain |
| 4            | CoD  | Cut-off delay pin, cannot be left floating. Connected to GND by 1 k $\Omega$ resistor to disable the cut-off function. Connect to a C <sub>CoD</sub> capacitor to set the cut-off delay see Table 8. Protection and diagnostic | Input             |
| 5, 6         | NC   | Not connected                                                                                                                                                                                                                  |                   |
| 7            | GND  | Device ground                                                                                                                                                                                                                  | Ground            |
| 8, 9, 10, 11 | OUT  | Channel power stage output                                                                                                                                                                                                     | Output            |

IN

OUT

**DIAG** 

CoD

This pin drives the output stage to pin OUT. IN pin has internal weak pull-down resistors, see Table 7. Logic inputs.

Output power transistor is in high-side configuration, with active clamp for fast demagnetization.

This pin is used for diagnostic purposes and is internally wired to an open drain transistor. The open drain transistor is turned on in case of junction thermal shutdown, cut-off, or open load in off-state.

This pin cannot be left floating and can be used to program the cut-off delay time  $t_{coff}$ , see Table 8. Protection and diagnostic through an external capacitor ( $C_{CoD}$ ). The cut-off function can be completely disabled by connecting the CoD pin to GND through 1 k $\Omega$  resistor: in this condition, the output channel remains in limitation condition, supplying the current to the load until the input is forced LOW or the thermal shutdown threshold is triggered.

DS13271 - Rev 3 page 3/27



**GND** 

IC ground.

The IC can be protected against reverse polarity using two different solutions:

- 1. Placing a resistor  $R_{GND}$  between IC GND pin and load connection point to GND ( $R_{GND}$  > VCC/Icc, see Table 2. Absolute maximum rating). Note that power dissipated by  $R_{GND}$  during reverse polarity condition is Vcc^2/ $R_{GND}$ .
- 2. Placing a diode in parallel to R<sub>GND</sub>

The diode must be selected such that its VRRM > |VCC| and power dissipation capability is higher than  $VF^*I_S$  (see Table 4).

In normal operation (no reverse polarity), there is a voltage drop ( $\Delta V$ ) between GND of the device and GND of the module.

Using option 1,  $\Delta V = R_{GND} * I_{CC}$ .

Using option 2,  $\Delta V = VF_{@(I_S)}$ .

Figure 3. Reverse polarity



**VCC** 

IC supply voltage.

DS13271 - Rev 3 page 4/27



### 3 Absolute maximum ratings

Table 2. Absolute maximum ratings

| Symbol                                                                                                     | Parameter                                                                                         | Value                                                       | Unit |  |
|------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------|--|
| V <sub>CC</sub>                                                                                            | Supply voltage                                                                                    | -0.3 to 65                                                  | V    |  |
| V <sub>OUT</sub>                                                                                           | Output channel voltage                                                                            | V <sub>cc</sub> -V <sub>clamp</sub> to V <sub>cc</sub> +0.3 | V    |  |
| I <sub>IN</sub>                                                                                            | Input current                                                                                     | -10 to +10                                                  | mA   |  |
| V <sub>IN</sub>                                                                                            | IN voltage                                                                                        | V <sub>CC</sub>                                             | V    |  |
| V <sub>COD</sub>                                                                                           | Output cut-off voltage pin                                                                        | 5.5                                                         | V    |  |
| I <sub>COD</sub>                                                                                           | Input current on cut-off pin                                                                      | -1 to +10                                                   | mA   |  |
| $V_{DIAG}$                                                                                                 | Fault voltage                                                                                     | V <sub>CC</sub>                                             | V    |  |
| I <sub>DIAG</sub>                                                                                          | Fault current -5 to +10                                                                           |                                                             | mA   |  |
| $I_{\rm CC}^{(1)}$ Maximum DC reverse current flowing through the IC from GND to $V_{\rm CC}$              |                                                                                                   | -250                                                        | mA   |  |
| I <sub>OUT</sub>                                                                                           | Output stage current                                                                              | Internally limited                                          |      |  |
| -I <sub>OUT</sub> <sup>(1)</sup>                                                                           | Maximum DC reverse current flowing through the IC from OUT to $\ensuremath{\text{V}_{\text{CC}}}$ | 5                                                           | A    |  |
| F (1)                                                                                                      | Single pulse avalanche energy ( $T_{AMB}$ = 125 °C, $V_{CC}$ = 24 V, $I_{load}$ = 0.5 A)          | 3000                                                        |      |  |
| Single pulse avalanche energy (T <sub>AMB</sub> = 125 °C, V <sub>CC</sub> = 24 V, I <sub>load</sub> = 1 A) |                                                                                                   | 1000                                                        | — mJ |  |
| P <sub>TOT</sub>                                                                                           | Power dissipation at T <sub>C</sub> = 25 °C <sup>(2)</sup> Internally limited                     |                                                             | W    |  |
| T <sub>STG</sub>                                                                                           | Storage temperature range -55 to 150                                                              |                                                             | *^   |  |
| T <sub>J</sub>                                                                                             | Junction temperature                                                                              | -40 to 150                                                  | - °C |  |

<sup>1.</sup> Verified on application board with  $R_{th(ja)}$  = 49 °C/W

Note:

Absolute maximum ratings are the values beyond which damage to the device may occur. Functional operation under these conditions is not implied. All voltages are referenced to GND.

Table 3. Thermal data

| Symbol              | Parameter                           | Value | Unit |
|---------------------|-------------------------------------|-------|------|
| R <sub>th(JC)</sub> | Thermal resistance junction-case    | 1     | °C/W |
| R <sub>th(JA)</sub> | Thermal resistance junction-ambient | 49    | C/VV |

Note:

Package mounted on a 2-layer application board with Cu thickness =  $35 \mu m$ , total dissipation area =  $1.5 cm^2$  connected by 6 vias.

DS13271 - Rev 3 page 5/27

<sup>2.</sup>  $(T_{JSD(MAX)}-T_C)/R_{th(JA)}$ 



#### 4 Electrical characteristics

(8 V < V<sub>CC</sub> < 60 V; -40 °C < T<sub>J</sub> < 125 °C, unless otherwise specified)

Table 4. Supply

| Symbol             | Parameter                        | Test conditions                                                               | Min.                   | Тур. | Max. | Unit |    |
|--------------------|----------------------------------|-------------------------------------------------------------------------------|------------------------|------|------|------|----|
| V <sub>CC</sub>    | Supply voltage                   |                                                                               | V <sub>UVON</sub>      |      | 60   | V    |    |
| V <sub>UVON</sub>  | Undervoltage on threshold        |                                                                               | 6.9                    |      | 8    | V    |    |
| V <sub>UVOFF</sub> | Undervoltage off threshold       |                                                                               | 6.5                    |      | 7.8  | V    |    |
| V <sub>UVH</sub>   | Undervoltage hysteresis          |                                                                               | 0.15                   | 0.5  |      | V    |    |
|                    | County company in off state      | V <sub>CC</sub> = 24 V                                                        |                        | 300  | 500  |      |    |
|                    | Supply current in off-state      | V <sub>CC</sub> = 60 V                                                        | V <sub>CC</sub> = 60 V |      | 350  | 600  | μA |
| I <sub>S</sub>     |                                  | V <sub>CC</sub> = 24 V                                                        |                        | 1    | 1.4  |      |    |
|                    | Supply current in on-state       | V <sub>CC</sub> = 60 V                                                        |                        | 1.4  | 2.1  | - mA |    |
| I <sub>LGND</sub>  | GND disconnection output current | V <sub>GND</sub> = V <sub>IN</sub> = V <sub>CC</sub> , V <sub>OUT</sub> = 0 V |                        |      | 1    | mA   |    |

Table 5. Output stage

| Symbol                    | Parameter                                      | Test conditions                                                       | Min. | Тур. | Max. | Unit |
|---------------------------|------------------------------------------------|-----------------------------------------------------------------------|------|------|------|------|
|                           |                                                | V <sub>CC</sub> = 24 V                                                |      |      | 00   |      |
| D                         | On state registance                            | I <sub>OUT</sub> =1 A @ T <sub>J</sub> = 25 °C                        | 60   |      | 80   |      |
| NDS(on)                   | R <sub>DS(on)</sub> On-state resistance        | V <sub>CC</sub> = 24 V                                                |      |      | 400  | mΩ   |
|                           |                                                | I <sub>OUT</sub> =1 A @ T <sub>J</sub> = 125 °C                       |      |      | 120  |      |
| V <sub>OUT(OFF)</sub>     | Off-state output voltage                       | V <sub>IN</sub> = 0 V and I <sub>OUT</sub> = 0 A                      |      |      | 2    | V    |
| 1                         | I <sub>OUT(OFF)</sub> Off-state output current | V <sub>CC</sub> = 24 V, V <sub>IN</sub> = 0 V, V <sub>OUT</sub> = 0 V |      |      | 3    |      |
| 'OUT(OFF)                 |                                                | V <sub>CC</sub> = 60 V, V <sub>IN</sub> = 0 V, V <sub>OUT</sub> = 0 V |      |      | 10   | μA   |
| I <sub>OUT(OFF-min)</sub> | Off-state output current                       | V <sub>IN</sub> = 0 V, V <sub>OUT</sub> = 4 V                         | -35  |      | 0    |      |

Table 6. Switching (V<sub>CC</sub> = 24 V; -40 °C < T<sub>J</sub> < 125 °C, R<sub>LOAD</sub> = 48  $\Omega$ )

| Symbol                 | Parameter                                            | Test conditions                                                         | Min. | Тур. | Max. | Unit |
|------------------------|------------------------------------------------------|-------------------------------------------------------------------------|------|------|------|------|
| t <sub>r</sub>         | Rise time                                            |                                                                         |      | 10   |      |      |
| t <sub>f</sub>         | Fall time                                            | L                                                                       |      | 10   |      |      |
| t <sub>PD(H-L)</sub>   | Propagation delay time off                           | I <sub>OUT</sub> = 0.5 A, (see Figure 4. Timing in normal operation )   |      | 20   |      | μs   |
| t <sub>PD(L-H)</sub>   | Propagation delay time on                            |                                                                         |      | 30   |      | •    |
| t <sub>D(VCC-ON)</sub> | Power-on delay time from V <sub>CC</sub> rising edge | I <sub>OUT</sub> = 0.5 A, (see Figure 5. Propagation delay at start-up) |      | 32   | 60   |      |

DS13271 - Rev 3 page 6/27





Figure 4. Timing in normal operation

DS13271 - Rev 3 page 7/27



Figure 5. Propagation delay at start-up

Table 7. Logic inputs

| Symbol               | Parameter                | Test conditions                          | Min. | Тур. | Max. | Unit |
|----------------------|--------------------------|------------------------------------------|------|------|------|------|
| V <sub>IL</sub>      | Input low level voltage  |                                          |      |      | 0.8  |      |
| V <sub>IH</sub>      | Input high level voltage |                                          | 2.2  |      |      | V    |
| V <sub>I(HYST)</sub> | Input hysteresis voltage |                                          |      | 0.4  |      |      |
| I                    | Innut ourrent            | V <sub>CC</sub> = V <sub>IN</sub> = 36 V |      |      | 200  |      |
| IIN                  | Input current            | V <sub>CC</sub> = V <sub>IN</sub> = 60 V |      |      | 550  | μΑ   |

DS13271 - Rev 3 page 8/27



Table 8. Protection and diagnostic

| Symbol             | Parameter                                          |                               | Test conditions                                                                                                                                                           | Min.                      | Тур.                     | Max.                  | Unit |   |
|--------------------|----------------------------------------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--------------------------|-----------------------|------|---|
| V <sub>clamp</sub> | V <sub>CC</sub> active clamp                       |                               | I <sub>CC</sub> = 10 mA                                                                                                                                                   | 65.5                      | 68.5                     | 71.5                  |      |   |
| V <sub>demag</sub> | Demagnetization voltage                            |                               | I <sub>OUT</sub> = 0.5 A; load =1 mH                                                                                                                                      | V <sub>CC</sub> -71.5     | V <sub>CC</sub> -68.5    | V <sub>CC</sub> -65.5 | V    |   |
| V <sub>OLoff</sub> | Open load (off-state) or sh<br>detection threshold | ort to V <sub>CC</sub>        |                                                                                                                                                                           | 2                         |                          | 4                     |      |   |
| t <sub>BKT</sub>   | Open load blanking time                            |                               |                                                                                                                                                                           |                           |                          | 200                   | μs   |   |
| $V_{DIAG}$         | Voltage drop on DIAG                               |                               | I <sub>DIAG</sub> = 4 mA                                                                                                                                                  |                           |                          | 1                     | V    |   |
| L                  | DIAC nin lookaga surrant                           |                               | VCC ≤ 36 V                                                                                                                                                                |                           |                          | 110                   |      |   |
| I <sub>DIAG</sub>  | DIAG pin leakage current                           |                               | 36 V < VCC ≤ 60 V                                                                                                                                                         |                           |                          | 180                   | μA   |   |
| I <sub>PK</sub>    | Output current limitation                          | IPS161HF                      |                                                                                                                                                                           | 1.3                       |                          | 2.1                   |      |   |
| iPK                | activation threshold                               | activation threshold IPS160HF | 11 3 1001 11                                                                                                                                                              | VCC ≤ 24 V, RLOAD ≤ 10 mΩ | 3.0                      |                       | 4.6  | A |
| I <sub>LIM</sub>   | Output current limitation                          | IPS161HF                      | VOO 3 24 V, NEOAD 3 10 IIII2                                                                                                                                              | 0.7                       |                          | 1.7                   |      |   |
| 'LIM               | Output current innitation                          | IPS160HF                      |                                                                                                                                                                           | 2.5                       |                          | 4.2                   |      |   |
| $t_{coff}$         | Cut-off current delay time                         |                               | Programmable by the external capacitor on CoD pin. Cut-off is disabled when CoD pin is connected to GND through 1 k $\Omega$ resistor.  T <sub>J</sub> < T <sub>JSD</sub> | 50xC                      | C <sub>OD</sub> [nf] ± 3 | 35% <sup>(1)</sup>    | μs   |   |
| t <sub>res</sub>   | Output stage restart delay time                    |                               | T <sub>J</sub> < T <sub>JSD</sub>                                                                                                                                         | 32x                       | t <sub>COFF</sub> [µs] ± | 40%                   | _    |   |
| T <sub>JSD</sub>   | Junction temperature shutdown                      |                               |                                                                                                                                                                           | 150                       | 170                      | 190                   |      |   |
| T <sub>JHYST</sub> | Junction temperature there hysteresis              | mal                           |                                                                                                                                                                           |                           | 15                       |                       | °C   |   |

<sup>1.</sup> The formula is guaranteed in the range 10 nF  $\leq$  C<sub>COD</sub>  $\leq$  100 nF.

DS13271 - Rev 3 page 9/27



# 5 Output logic

Table 9. Output stage truth table

| Operation       | IN | OUT              | DIAG         |
|-----------------|----|------------------|--------------|
| Normal          | L  | L                | Н            |
| Normal          | Н  | Н                | Н            |
| Cut-off         | L  | L                | L            |
| Cut-oii         | Н  | L                | L            |
| Overtemperature | L  | L                | L            |
| Overtemperature | Н  | L                | L            |
| Open lead       | L  | H <sup>(1)</sup> | <u>L</u> (1) |
| Open load       | Н  | Н                | Н            |
| 10.4.0          | X  | L                | X            |
| UVLO            | X  | L                | X            |

<sup>1.</sup> External pull-up resistor is used

DS13271 - Rev 3 page 10/27



#### 6 Protection and diagnostic

The IC integrates several protections to ease the design of a robust application.

#### 6.1 Undervoltage lock-out

The device turns off if the supply voltage falls below the turn-off threshold  $(V_{UV(off)})$ . Normal operation restarts after  $V_{CC}$  exceeds the turn-on threshold  $(V_{UV(on)})$ . Turn-on and turn-off thresholds are defined in Table 4. Supply.

#### 6.2 Overtemperature

The output stage turns off when its internal junction temperature  $(T_J)$  exceeds the shutdown threshold  $T_{JSD}$ . Normal operation restarts when  $T_J$  comes back below the reset threshold  $(T_{JSD} - T_{JHYST})$ , see Table 8. Protection and diagnostic. The internal fault signal is set when the channel is off due to thermal protection and it is reset when the junction triggers the reset threshold. This same behavior is signaled on the DIAG pin.

#### 6.3 Cut-off

The IC can limit the output current at the power stage by its embedded output current limitation circuit. This circuit continuously monitor the output current and, when load is increasing, at the triggering of its activation threshold (lpk) it starts limiting to ILIM limitation level: while current limitation is active the IC enters an high dissipation status.

The IPS160HF implements the cut-off feature which limits the duration of the current limitation condition. The duration of the current limitation condition ( $T_{coff}$ ) can be set by a capacitor ( $C_{CoD}$ ) placed between CoD and GND pins. The design rule for  $C_{CoD}$  is:

 $t_{coff[us]} \pm 35\% = 50 \times C_{cod[nF]}$ 

The  $\pm 35\%$  drift is guaranteed in the range of 10 nF <  $C_{cod}$  < 100 nF; lower capacitance than 10 nF can be used.

If  $I_{LIM}$  threshold is triggered, the output stage remains in the current limitation condition ( $I_{OUT} = I_{LIM}$ ) no longer than  $t_{COFF}$ . If  $t_{COFF}$  elapses, the output stage turns off and restarts after the  $t_{RES}$  restart time.

Thermal shutdown protection has higher priority than cut-off:

- IC is forced off if T<sub>JSD</sub> is triggered before t<sub>COFF</sub> elapses
- if  $T_{JSD}$  is triggered, IC is maintained off even after the  $t_{RES}$  has elapsed and until the  $T_J$  falls below  $T_{JSD}$ - $T_{JHYST}$

DS13271 - Rev 3 page 11/27





Figure 6. Current limitation and cut-off

The fault condition is reported on the DIAG pin. The internal cut-off flag signal is latched at output switch-off and released after the time  $t_{RES}$ , the same behavior is signaled on DIAG pin.

The status of the DIAG is independent on the IN pin status.

If CoD pin is connected to GND through 1  $k\Omega$  resistor (cut-off feature disabled), when the output channel triggers the limitation threshold, it remains on, in current limitation condition, until the input becomes LOW or the thermal protection threshold is triggered.

In case of low ambient temperature conditions ( $T_{AMB} < -20$  °C) and high supply voltage ( $V_{CC} > 36$  V), the cut-off function requires activation in order to avoid damaging the IC.

The following table shows the suggested cut-off delay for different operating voltages.

Table 10. Minimum cut-off delay for  $T_{AMB}$  less than -20 °C

| V <sub>CC</sub> [V] | Cut-off delay [μs] | Cut-off capacitance [nF] |  |
|---------------------|--------------------|--------------------------|--|
| 36-48               | 100                | 2.2                      |  |
| 48-60               | 50                 | 1                        |  |

DS13271 - Rev 3 page 12/27



#### 6.4 Open load in off-state

The IC provides the open load detection feature which detects if the load is disconnected from the OUT pin. This feature can be activated by a resistor ( $R_{PU}$ ) between OUT and VCC pins.

Figure 7. Open load off-state



In case of wire break and during the OFF state (IN = low), the output voltage  $V_{OUT}$  rises according to the partitioning between the external pull-up resistor and the internal impedance of the IC (130 k $\Omega$  < R<sub>I</sub> < 360 k $\Omega$ ).

The effect of the LED (if any) on the output pin has to be considered as well. In case of wire break and during the ON state (IN = high), the output voltage  $V_{OUT}$  is pulled up to  $V_{CC}$  by the low resistive integrated switch. If the load is not connected, in order to guarantee the correct open load signalization it must result:

 $V_{OUT} > V_{OLoff(max.)}$ 

Referring to the circuit in Figure 7. Open load off-state:

$$V_{OUT} = V_{CC} - R_{PU} \times I_{PU} = V_{CC} - R_{PU} \times (I_{RI} + I_{LED} + I_{RL})$$

$$\tag{1}$$

therefore:

$$R_{PU} < \frac{V_{CC(min)} - V_{OLoff(max)}}{\left(\frac{V_{OLoff(max)}}{RI(min)} + \frac{V_{OLoff(max)} - V_{LED}}{R_{LED}}\right)}$$
(2)

If the load is connected, in order to avoid any false signalization of the open load, the following condition must hold:

 $V_{OUT} < V_{OLoff(min)}$ 

By taking into account the circuit in figure 6:

$$V_{OUT} = V_{CC} - R_{PU} \times I_{PU} = V_{CC} - R_{PU} \times \left(\frac{V_{OUT}}{R_I} + \frac{V_{OUT} - V_{LED}}{R_{LED}} + \frac{V_{OUT}}{R_L}\right) \tag{3}$$

SO:

$$R_{PU} > \frac{V_{CC(max)} - V_{OLoff(min)}}{\left(\frac{V_{OLoff(min)}}{RI(max)} + \frac{V_{OLoff(min)} - V_{LED}}{R_{LED}} + \frac{V_{OLoff(min)}}{R_L}\right)}$$
(4)

The fault condition is signaled on the DIAG pin and the fault reset occurs when load is reconnected.

If the channel is switched on by the IN pin, the fault condition is no longer detected.

DS13271 - Rev 3 page 13/27



When an inductive load is driven, some ringing of the output voltage may be observed at the end of the demagnetization. In fact, the load is completely demagnetized when  $I_{LOAD} = 0$  A and the OUT pin remains floating until next turn-on. In order to avoid false detection of the open load event when driving inductive loads, the open load signal is masked for  $t_{BKT}$ . So, the open load is reported on the DIAG pin with a delay of  $t_{BKT}$  and if the open load event is triggered for more than  $t_{BKT}$ .

#### 6.5 VCC disconnection protection

The IC is protected despite the  $V_{CC}$  disconnection event. This event is intended as the disconnection of the  $V_{CC}$  wire from the application board, see figure below. When this condition happens, the IC continues working normally until the voltage on the  $V_{CC}$  pin is  $\geq V_{UVOFF}$ . Once the  $V_{UVOFF}$  is triggered, the output channel is turned off independently on the input status. In case of inductive load, if the  $V_{CC}$  is disconnected while the output channel is still active, the IC allows the discharge of the energy still stored in the inductor through the integrated power switch.

APPLICATION BOARD

VCC >VUVOFF SUPPLY RAIL

VCC EXPOSED DRIVING CIRCUITRY

OUT

IC

GROUND PLANE

GROUND PLANE

Figure 8. VCC disconnection

DS13271 - Rev 3 page 14/27



#### 6.6 GND disconnection protection

GND disconnection is intended as the disconnection event of the application ground, see figure below. When this event happens, the IC continues working normally until the voltage between  $V_{CC}$  and GND pins of the IC is  $\geq V_{UVOFF}$ . The voltage on GND pin of the IC rises up to the supply rail voltage level. In case of GND disconnection event, a current ( $I_{LGND}$ ) flows through OUT pin. Table 4. Supply shows  $I_{OUT} = I_{LGND}$  for the worst case GND disconnection event where the output is shorted to ground.

SUPPLY RAIL

VCC
EXPOSED
PAD

DRIVING
CIRCUITRY

OUT

GROUND PLANE

GROUND PLANE

Figure 9. GND disconnection

DS13271 - Rev 3 page 15/27



#### 7 Active VDS clamp

Active clamp is also known as fast demagnetization of inductive loads or fast current decay. When a high-side driver turns off an inductance, an undervoltage is detected on output.

The OUT pin is pulled down to  $V_{demag}$ . The conduction state is modulated by internal circuitry in order to keep the OUT pin voltage at about  $V_{demag}$  until the load energy has been dissipated. The energy is dissipated both in the IC internal switch and in the load resistance.



Figure 10. Active clamp equivalent principle schematic

DS13271 - Rev 3 page 16/27





Figure 11. Fast demag waveforms

DS13271 - Rev 3 page 17/27



The demagnetization of inductive load causes large electrical and thermal stress on the IC. The plot below shows the maximum demagnetization energy that the IC can tolerate in a single demagnetization pulse with  $V_{CC}$  = 24 V and  $T_{AMB}$  = 125 °C. If higher demagnetization energy is required, then an external free-wheeling Schottky diode has to be connected between OUT (cathode) and GND (anode) pins. Note that in this case the fast demagnetization is inhibited.





DS13271 - Rev 3 page 18/27



# 8 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

DS13271 - Rev 3 page 19/27



#### 8.1 PowerSSO12 package information

Figure 13. PowerSSO12 package outline



DS13271 - Rev 3 page 20/27



Table 11. PowerSSO12 package mechanical data

| Dim.   | mm    |       |       |  |  |
|--------|-------|-------|-------|--|--|
| Dilli. | Min.  | Тур.  | Max.  |  |  |
| А      | 1.250 |       | 1.700 |  |  |
| A1     | 0.000 |       | 0.100 |  |  |
| A2     | 1.100 |       | 1.600 |  |  |
| В      | 0.230 |       | 0.410 |  |  |
| С      | 0.190 |       | 0.250 |  |  |
| D      | 4.800 |       | 5.000 |  |  |
| E      | 3.800 |       | 4.000 |  |  |
| е      |       | 0.800 |       |  |  |
| Н      | 5.800 |       | 6.200 |  |  |
| h      | 0.250 |       | 0.55  |  |  |
| L      | 0.400 |       | 1.270 |  |  |
| k      | 0d    |       | 8d    |  |  |
| X      | 1.900 |       | 2.500 |  |  |
| Y      | 3.600 |       | 4.200 |  |  |
| ddd    |       |       | 0.100 |  |  |

Note: Dimension D doesn't include mold flash protrusions or gate burrs. Mold flash protrusions or gate burrs don't exceed 0.15 mm in total both side.

0.800 1.550 4.400 1.400 7.565

Figure 14. PowerSSO12 recommended footprint

DS13271 - Rev 3 page 21/27





Figure 15. PowerSSO12 tape packing information [mm]

Figure 16. PowerSS012 reel packing information [mm]



NOTES:

1. MATERIAL: POLYSTYRENE (BLACK)

2. ANTISTATIC COATED

3. FLANGE WARPAGE: 3 MM MAXIMUM

4. ALL DIMENSIONS ARE IN MM

5. ESD — SURFAGE RESISTIVITY

10 \$ TO 10" OHMS/SC.

6. GENERAL TOLERANCE: ±0.25 MM

7. TOTAL THICKNESS OF REEL: 18.4 MAX.

8. MOLD NO: TX12-07-A3

DS13271 - Rev 3 page 22/27



# **Revision history**

Table 12. Document revision history

| Date        | Revision | Changes                               |
|-------------|----------|---------------------------------------|
| 23-Apr-2020 | 1        | Initial release.                      |
| 26-Jun-2020 | 2        | IPS161HF RPN added to document        |
| 03-Mar-2021 | 3        | Minor changes in Section Applications |

DS13271 - Rev 3 page 23/27



#### Contents

| 1  | Bloc   | ck diagram                     | 2  |
|----|--------|--------------------------------|----|
| 2  | Pin    | description                    | 3  |
| 3  | Abs    | olute maximum ratings          | 5  |
| 4  | Elec   | ctrical characteristics        | 6  |
| 5  | Out    | put logic                      | 10 |
| 6  | Prot   | tection and diagnostic         | 11 |
|    | 6.1    | Undervoltage lock-out          | 11 |
|    | 6.2    | Overtemperature                | 11 |
|    | 6.3    | Cut-off                        | 11 |
|    | 6.4    | Open load in off-state         |    |
|    | 6.5    | VCC disconnection protection   | 14 |
|    | 6.6    | GND disconnection protection   |    |
| 7  | Acti   | ve clamp                       | 16 |
| 8  | Pac    | kage information               |    |
|    | 8.1    | PowerSSO12 package information | 20 |
| Re | vision | history                        |    |





#### **List of tables**

| Table 1.  | Pin configuration                                                                | 3  |
|-----------|----------------------------------------------------------------------------------|----|
| Table 2.  | Absolute maximum ratings                                                         | 5  |
| Table 3.  | Thermal data                                                                     | 5  |
| Table 4.  | Supply                                                                           | 6  |
| Table 5.  | Output stage                                                                     | 6  |
| Table 6.  | Switching ( $V_{CC}$ = 24 V; -40 °C < $T_J$ < 125 °C, $R_{LOAD}$ = 48 $\Omega$ ) | 6  |
| Table 7.  | Logic inputs                                                                     | 8  |
| Table 8.  | Protection and diagnostic                                                        | 9  |
| Table 9.  | Output stage truth table                                                         | 10 |
| Table 10. | Minimum cut-off delay for T <sub>AMB</sub> less than -20 °C                      | 12 |
| Table 11. | PowerSSO12 package mechanical data                                               | 21 |
| Table 12. | Document revision history                                                        | 23 |

DS13271 - Rev 3 page 25/27



# **List of figures**

| Figure 1.  | Block diagram                                                                                         | 2    |
|------------|-------------------------------------------------------------------------------------------------------|------|
| Figure 2.  | Pin connection (top view)                                                                             | 3    |
| Figure 3.  | Reverse polarity                                                                                      | 4    |
| Figure 4.  | Timing in normal operation                                                                            | 7    |
| Figure 5.  | Propagation delay at start-up                                                                         | 8    |
| Figure 6.  | Current limitation and cut-off                                                                        | . 12 |
| Figure 7.  | Open load off-state                                                                                   | . 13 |
| Figure 8.  | VCC disconnection                                                                                     |      |
| Figure 9.  | GND disconnection                                                                                     | . 15 |
| Figure 10. | Active clamp equivalent principle schematic                                                           | . 16 |
| Figure 11. | Fast demag waveforms                                                                                  | . 17 |
| Figure 12. | Typical demagnetization energy (single pulse) at V <sub>CC</sub> = 24 V and T <sub>AMB</sub> = 125 °C | . 18 |
| Figure 13. | PowerSSO12 package outline                                                                            | 20   |
| Figure 14. | PowerSSO12 recommended footprint                                                                      | 21   |
| Figure 15. | PowerSSO12 tape packing information [mm]                                                              | . 22 |
| Figure 16. | PowerSS012 reel packing information [mm]                                                              | . 22 |

DS13271 - Rev 3 page 26/27



#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2021 STMicroelectronics - All rights reserved

DS13271 - Rev 3 page 27/27